## DMA Controller

### MU4IN106 Multi

MU4IN106 - DMA Device

### Platform with DMA and FBF

The DMA is a peripheral capable of making direct accesses to the memory.

It acts under the orders of the program as a co-processor.

The FBF is a graphic screen controller



The FBF (Frame BuFfer) controls a graphic display

- It is an address segment in the proc address space.
- This segment represents a memory of pixels
- image 128x128 → 16kiB

The DMA performs data **transfers** in bursts Ordering:

- source address
- destination address
- length in bytes Signals termination by **IRQ**

### Plan

- Presentation of the new hardware components.
- Presentation of the parallel use of the processor and the DMA.

MU4IN106 - DMA Device

3

# Hardware Components

### FB device: Frame Buffer

It is a video controller, here it is a memory representing the YUV422 coded image

- On the platform the image is 128 x 128 pixels.
- Each pixel occupies two bytes:

1 for luminance (light intensity) Y and 1 for chrominance U and V.

• The image therefore occupies 128 x 128 x 2 = 32KiB = 16KiB + 16KiB

X 128 columns

5

• The first byte contains the luminance of the pixel (0,0) [Y0] placed at the top left, the second is the pixel (1,0) [Y1], etc. until pixel (127,0) then byte 128 contains pixel (0,1), etc.

 The color tables are located just after with the pixels arranged in the same order.
 The first byte of the first table contains the chrominance U of pixels Y0 and Y1.
 The first byte of the second table contains the chrominance V of pixels Y0 and Y1.



MU4IN106 - DMA Device

# FBF device : Frame Buffer

The Frame Buffer component is a **target** device.

It has no addressable register in this version. It is a memory accessible in writing and in reading. The values that are written are sent to the screen.

For each pixel, the screen recalculates the Red, Green and Blue components

p0 p1

For the pixel p0

r = (y0 - 0.00004\*u0 + 1.140\*v0)

v = (y0 - 0.395\*u0 - 0.581\*v0)

b = (y0 + 2.032\*u0 - 0.0005\*v0)

For the pixel p1

r = (y1 - 0.00004\*u0 + 1.140\*v0)

v = (y1 - 0.395\*u0 - 0.581\*v0) p0 and p1 share the

b = (y1 + 2.032\*u0 - 0.0005\*v0) same chrominance

etc.



### DMA device: Direct Memory Access



The component receives transfer orders

If it is the user who makes the request, it goes through a system call, his request is checked in order to forbid him to write in the address segment reserved for the system ( > 0x80000000)

The system must also manage the fact that the DMA *channel* is free. Indeed, this channel may already be used by another program.

If the DMA channel is already in use, the new requester must be put on hold, until the current copy is terminated.

MU4IN106 - DMA Device

7

## DMA device: Direct Memory Access

The DMA performs a memory copy from the DMA\_SRC address to the DMA\_DST address of DMA\_LEN bytes. In order, we start by writing the addresses SRC, DST and IRQ\_DISABLE (if necessary), then we write LEN, which causes the copy to be started by the DMA

- DMA IRQ DISABLE (read/write) hiding the IRQ line
- DMA RESET (write only) IRQ line acknowledgement
- DMA LEN (write/read) size in bytes to move
- DMA\_DST (write only) destination address
- DMA\_SRC (write only) source address

At the end of the operation, the DMA raises an interrupt and LEN contains the number of unwritten bytes.

If it is different from 0, it means that there is an error.



| DMA<br>DMA0 DMA1 |    |             |    |  |  |  |
|------------------|----|-------------|----|--|--|--|
| IRQ_DISABLE      | 10 | IRQ_DISABLE | 30 |  |  |  |
| DMA_RESET        | С  | DMA_RESET   | 2C |  |  |  |
| DMA_LEN          | 8  | DMA_LEN     | 28 |  |  |  |
| DMA_DST          | 4  | DMA_DST     | 24 |  |  |  |
| DMA_SRC          | 0  | DMA_SRC     | 20 |  |  |  |
|                  |    |             |    |  |  |  |

<sup>\*</sup> The drawn component contains 2 DMA, in the platform, we put one per MIPS

### Internal architecture of the DMA



<sup>\*</sup> This drawing does not contain all the DMA registers

There are two separate FSM

TARGET FSM

that responds to orders of the processor

MASTER FSM

which executes the commands

The DMA must be able to accept commands from the processor while executing its own commands

But these automata must synchronize themselves ⇒ the r\_stop flip-flop

1: MASTER\_FSM is stopped in

waiting for an order

0:MASTER\_FSM executes a command

In TME, you will watch when r\_stop changes state.

MU4IN106 - DMA Device

# MASTER\_FSM state transition graph

The DMA makes several reads to fill a buffer, then as many writes (read/write bursts) in order to save the bus ownership request and the "dead" cycle present between exchanges.

In TME, you will read and analyze the behavior of the MASTER\_FSM controller

Let's start here \*:

• The MASTER\_FSM automaton is first waiting for a command to be executed.

A = ?

 Then, it must ask for the ownership of the BUS

B = ?

Then, it sends the address to the source address

C = ?

READ B

READ DTAD

REA

\* these are not the right signals

9

## MASTER\_FSM state transition graph

The DMA makes several reads to fill a buffer, then as many writes (read/write bursts) in order to save the bus ownership request and the "dead" cycle present between exchanges.

In TME, you will read and analyze the behavior of the MASTER FSM controller

#### Let's start here \*:

• The MASTER\_FSM automaton is first waiting for a command to be executed.

A = not stop

 Then, it must ask for the ownership of the BUS

B = grant

Then, it sends the source address

C = not last

\*these are not the right signals

MU4IN106 - DMA Device



## Software Usage

### Software pipeline concept

- Let's suppose that we want to perform a treatment on a data flow
  - image1 production by MIPS
  - transfer image 1 to screen
  - image2 production by MIPS
  - transfer image 2 to screen
  - image3 production by MIPS
  - transfer image 3 to screen
  - [...]
- The DMA is a co-processor of the MIPS, it can work in parallel
  - image1 production by MIPS
  - produce image2 by MIPS & transfer image 1 to the screen
  - produce image3 by MIPS & transfer image 2 to the screen
  - produce image4 by MIPS & transfer image 3 to the screen
  - [...]
- The DMA does not check the source and destination addresses, it is necessary that the kernel does these verifications to avoid reading or writing in the kernel code or data

MU4IN106 - DMA Device

## Software pipeline concept

• We can divide by 2 the apparent processing time for an image

| calcul 1 | transfer 1 | calcul 2   | transfer 2 | calcul 3 | transfer 3 |
|----------|------------|------------|------------|----------|------------|
| calcul 1 | calcul 2   | calcul 3   |            |          |            |
|          | transfer 1 | transfer 2 | transfer 3 |          |            |

but if the duration of the treatments (MIPS and DMA) are very different, it is less

| calcul 1 | t. 1 | calcul 2 |        | t. 2 | cal  | cul 3 | t. 3 |
|----------|------|----------|--------|------|------|-------|------|
| calcul 1 |      | calcul 2 | calcul |      | JI 3 |       |      |
|          | t. 1 |          | t. 2   |      |      | t. 3  |      |

• and if there are data copies and synchronizations, the gain can be null...



ightarrow You need to know the relative duration of the steps and assess the extra cost (the red zone)

### Sequential operation

The MIPS produced in a buffer

 $\rightarrow$  fb completed()

- then order the DMA
- The MIPS must wait for the DMA to finish before it can reuse the buffer
- MIPS and DMA must be synchronized:
  - or the system call to write to the FBF using the DMA is blocking
     → fb\_sync\_write()
  - or the system call to write to the FBF is not blocking
     → fb\_write()
     but then we need a way to know that the transfer is finished
     by adding a blocking system call (it could have been not blocking but just a state and we would loop to wait)

Beef

DMA

FBF

MU4IN106 - DMA Device

1.5

# Pipeline operation

• To parallelize, 2 buffers must be used alternately

| MIPS → | MIPS →  | MIPS →  | MIPS →  |         |  |
|--------|---------|---------|---------|---------|--|
| Buf 0  | Buf 1   | Buf 0   | Buf 1   |         |  |
|        | Buf 0 → | Buf 1 → | Buf 0 → | Buf 1 → |  |
|        | DMA     | DMA     | DMA     | DMA     |  |
|        | → FBF   | → FBF   | → FBF   | → FBF   |  |

let b be the buffer number, initialized to 0

- 1. startup: MIPS produced in buf b
- 2. steady state: MIPS command DMA buf b

b = 1 - b MIPS produces in buf b MIPS waits for the DMA to finish

Question: do the buffers have to be in an unhidden region

to avoid cache consistency problems?



## Application and device synchronization

The DMA device must start when the MIPS has finished computing

The system uses a global variable indicating the state of the DMA: dma busy

- \_dma\_busy is 0 at startup
- the application takes the DMA (with \_dma\_lock), makes its command and then resumes its work.
- the DMA starts to make its transfer
- when the DMA finishes, it raises an IRQ
- which causes the execution <u>\_isr\_dma()</u> whose work will be
  - to read the result status
  - to pay for the interruption
  - set to 0 dma busy
- When the application needs the DMA, it must set \_dma\_busy to 0 in an active wait (in the kernel)

MU4IN106 - DMA Device

# Synchronization: Application - Device



### We have seen

- That a DMA capable operator is a co-processor that can perform operations in parallel with the MIPS
- That this operator is both a target and an initiator.
- That its use requires a synchronization to guarantee the good use of the shared buffers.
- That the DMA has all the rights and that
  it is the kernel that must check the user's commands.

MU4IN106 - DMA Device

19

### In TME

- After the study of the DMA master controller,
- you will experience the parallel use of MIPS and DMA
  - first without DMA, the processor does everything
  - then a DMA and 1 single MIPS
  - Then with several MIPS because to gain in performance